## CSCI-GA.3033-004 Graphics Processing Units (GPUs): Architecture and Programming Homework 1

(total: 25 points)

1. [11 points (0.5 per table entry)] The following are not exhaustive answers. You can come up with other, but correct answers too.

| • Scenario                                                                                                               | • Pros                                                                                                                                                     | • Cons                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Increasing number of SM                                                                                                  | More parallelism                                                                                                                                           | More pressure on L2 cache                                                                                                                         |
| Increasing number of SPs     (or cuda cores) per SM                                                                      | <ul> <li>More opportunities for<br/>thread interactions</li> <li>More parallelism</li> <li>More resources = more<br/>blocks assigned to that SM</li> </ul> | <ul><li>Pressure on shared memory</li><li>Pressure on L1 cache</li></ul>                                                                          |
| <ul> <li>Increasing memory<br/>bandwidth</li> </ul>                                                                      | More efficient data supply to threads                                                                                                                      | <ul> <li>Wasted resource if not<br/>enough parallelism</li> </ul>                                                                                 |
| <ul> <li>Increasing shared memory<br/>per SM</li> </ul>                                                                  | <ul> <li>More sharing among<br/>threads leading to less<br/>bandwidth requirement to<br/>global memory</li> </ul>                                          | <ul> <li>Wasted resources if not much data are shared</li> </ul>                                                                                  |
| Increasing L2 cache size                                                                                                 | L2 by definition coalesces<br>memory accesses                                                                                                              | <ul> <li>Many L2 cache misses<br/>consumes a lot of global<br/>memory bandwidth.</li> </ul>                                                       |
| <ul> <li>Increasing number of SM</li> <li>Increasing number of SPs<br/>(or cuda cores) per SM</li> </ul>                 | More parallelism                                                                                                                                           | <ul><li>More power consumption</li><li>More pressure on L2 caches</li></ul>                                                                       |
| <ul> <li>Increasing number of SPs         (or cuda cores) per SM</li> <li>Increasing memory         bandwidth</li> </ul> | <ul> <li>More parallelism</li> <li>More opportunities for<br/>memory coalescing</li> </ul>                                                                 | <ul> <li>More pressure on L1 cache</li> <li>More pressure on shared<br/>memory</li> <li>Wasted resources if not<br/>enough parallelism</li> </ul> |
| <ul> <li>Increasing number of SM</li> <li>Increasing shared memory per SM</li> </ul>                                     | More parallelism                                                                                                                                           | More pressure on L2 cache                                                                                                                         |
| <ul> <li>Increasing number of SPs         (or cuda cores) per SM</li> <li>Increasing shared memory per SM</li> </ul>     | More parallelism                                                                                                                                           | More pressure on L1 cache                                                                                                                         |
| <ul> <li>Increasing L2 cache size</li> <li>Increasing shared memory per SM</li> </ul>                                    | Less trips to global memory                                                                                                                                | <ul> <li>Wasted resources if not<br/>much data are shared</li> <li>Bad L2 performance leads<br/>to more global memory<br/>access</li> </ul>       |
| <ul><li>Increasing memory bandwidth</li><li>Increasing L2 cache size</li></ul>                                           | Can provide data faster to threads                                                                                                                         | Wasted resources if not much data are shared                                                                                                      |

2. [2 points] Yes, because there is a big slowdown caused by moving the data from system memory to GPU memory. If we do not have enough data to ensure a lot of parallelism in the GPU, to overcome this performance loss, we may see *worse* performance for GPU over CPU-only version.

## 3. [8 points]

- a) Yes, each core can be assigned a subset of the numbers and check the existence of the number in them. This is done in parallel.
- b) Cannot be done on GPU because the operations are dependent on each other.
- c) The problem size is not big enough to ensure enough parallelism to overcome communication overhead.
- d) Yes, it is a highly parallel operation and we have enough independent computations. Moreover, the problem size is big enough to ensure enough parallelism.

## 4. [4 points]

- This will put a lot of pressure on that memory as it cannot serve all the cores in parallel. This memory will be a bottleneck that may affect scalability if we want to add more CPUs and/or GPUs.
- GPU needs a memory optimized for bandwidth while CPU needs memory optimized for latency.